Design of Fast,low Power 16-bit Multiplier Using Vedic Mathematics: a Modular Approach - Amit Gupta - Bücher - LAP LAMBERT Academic Publishing - 9783659171192 - 7. Juli 2012
Bei Nichtübereinstimmung von Cover und Titel gilt der Titel

Design of Fast,low Power 16-bit Multiplier Using Vedic Mathematics: a Modular Approach

Amit Gupta

Preis
€ 66,99

Bestellware

Lieferdatum: ca. 10. - 22. Jul
Zu deiner iMusic Wunschliste hinzufügen

Design of Fast,low Power 16-bit Multiplier Using Vedic Mathematics: a Modular Approach

Low power, high speed binary multiplier is an essential component of digital computers. Many architectures of multiplier based on Booth multiplication and array multiplication algorithms have been implemented. The array multiplier using Wallace tree structure is reported to be fastest and requiring minimum hardware. The speed of a binary multiplier is dominantly determined by the speed of adders used in the multiplier. This work describes a new 20-transistor low power high speed hybrid CMOS full adder and a new carry skip adder suitable for use in multipliers. A new modular design method for design of n x n multipliers using Vedic algorithm for multiplication has been proposed. The proposed design method uses more number of gates than array multiplier using Wallace tree but offers the advantages of simple and systematic interconnection scheme and maximum design reuse.

Medien Bücher     Taschenbuch   (Buch mit Softcover und geklebtem Rücken)
Erscheinungsdatum 7. Juli 2012
ISBN13 9783659171192
Verlag LAP LAMBERT Academic Publishing
Seitenanzahl 156
Maße 150 × 9 × 226 mm   ·   235 g
Sprache Englisch  

Alle anzeigen

Weitere Titel von Amit Gupta